Power Loss Analysis of Three-Phase Four-leg Four-Wire Inverter Using SiC/Si HyS
ID:27
Submission ID:42 View Protection:ATTENDEE
Updated Time:2021-12-06 23:01:46
Hits:596
Oral Presentation

Start Time:2021-12-15 16:00 (Asia/Shanghai)
Duration:15min
Session:[B] Power electronic technology and application » [B2] Session 8
Video
No Permission
Presentation File
Tips: The file permissions under this presentation are only for participants. You have not logged in yet and cannot view it temporarily.
Abstract
Three-phase four-leg four-wire voltage source inverter (3P4L4W VSI) attracts more attention in many power electronics applications due to its flexibility for both balanced and unbalanced loads, where the power efficiency is a critical point. Conventional Si semiconductor devices suffer from large switching loss due to large parasitic capacitances and thus limit its switching frequency. As a result, it further limits the power density and efficiency improvement. The SiC-MOSFET and Si-IGBT hybrid switch (SiC/Si HyS) could improve the switching frequency with high efficiency and low cost, which helps to design power converter with high power density and high efficiency. However, the application of SiC/Si HyS in 3P4L4W faces some challenges, such as the drive circuit design, the proper delay selection, etc.. In this paper, a SiC/Si HyS based 3P4L4W VSI is introduced and the optimal turn-off time delay selection for the SiC/Si HyS used in 3P4L4W VSI is analyzed. A systematical way to calculate the power loss in the SiC/Si HyS is presented. A 5-kW/50kHz 3P4L4W VSI is taken as an example for validating the theory and method. It is found the peak efficiency of the 3P4L4W VSI is 97.5%, and the unbalanced phase load leads to more power loss and degrade the efficiency. The work in this paper provides practical guidance for a SiC/Si HyS based 3P4L4W VSI inverter design.
Keywords
Three-phase four-leg four-wire inverter; SiC/Si hybrid switch; Power loss analysis; Gate driver
Speaker

Comment submit